Bookbot

VLSI CHIP DESIGN USING HIGH SPEED ATM SWITCH

DE

Parameter

Seitenzahl
168 Seiten
Lesezeit
6 Stunden

Mehr zum Buch

The High Performance (HiPer) Switch Architecture offers a detailed engineering approach modeled in C++ and VHDL, showcasing advanced traffic management for ATM networks. It achieves a remarkably low Cell Loss Ratio of 1.0x 10-8 with a 64-cell buffer under a high-traffic scenario. The design, implemented in a 0.5 m CMOS VLSI process, demonstrates a peak throughput of 200 Mbps per output port. The architecture effectively manages diverse applications such as voice, video, and data, emphasizing traffic and congestion control strategies to meet specified quality of service (QoS) requirements.

Buchkauf

VLSI CHIP DESIGN USING HIGH SPEED ATM SWITCH, Manish Jain

Sprache
Erscheinungsdatum
2023
product-detail.submit-box.info.binding
(Paperback)
Wir benachrichtigen dich per E-Mail.

Lieferung

  •  

Zahlungsmethoden

Keiner hat bisher bewertet.Abgeben